# ADDPS
# Add Packed Single-Precision Floating-Point Values
Opcode | Mnemonic | Description |
---|---|---|
0F 58 /r | ADDPS xmm1, xmm2/m128 | Add packed single-precision floating-point values from xmm2/m128 to xmm1. |
# Description
Performs an SIMD add of the four packed single-precision floating-point values from the source operand (second operand) and the destination operand (first operand), and stores the packed single-precision floating-point results in the destination operand. The source operand can be an XMM register or a 128-bit memory location. The destination operand is an XMM register.
# Operation
Destination[0..31] = Destination[0..31] + Source[0..31];
Destination[32..63] = Destination[32..63] + Source[32..63];
Destination[64..95] = Destination[64..95] + Source[64..95];
Destination[96..127] = Destination[96..127] + Source[127-96];
1
2
3
4
5
2
3
4
5
# SIMD Floating-Point Exceptions
Overflow, Underflow, Invalid, Precision, Denormal.
# Protected Mode Exceptions
# Real-Address Mode Exceptions
# Virtual-8086 Mode Exceptions
Same exceptions as in Real Address Mode.
#PF(fault-code) | For a page fault. |
Instruction | Latency | Throughput | Execution Unit |
---|---|---|---|
CPUID | 0F3n/0F2n/069n | 0F3n/0F2n/069n | 0F2n |
ADDPS xmm, xmm | 5/4/4 | 2/2/2 | FP_ADD |